## **ECE 3040 Microelectronic Circuits** Exam 3 April 20, 2012 Dr. W. Alan Doolittle | Print your name clearly and largely: | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Instructions: DO NOT TAKE APART ANY PAGES OF THIS EXAM AND SHOW ALL WORK ON THE PROVIDED PAGES. Read all the problems carefully and thoroughly before you begin working. You are allowed to use 1 new sheet of notes (1 page front and back), your two note sheets from the previous exams as well as a calculator. There are 100 total points in this exam. Observe the point value of each problem and allocate your time accordingly. SHOW ALL WORK AND CIRCLE YOUR FINAL ANSWER WITH THE PROPER UNITS INDICATED. Write legibly. If I cannot read it, it will be considered a wrong answer. Do all work on the paper provided. Turn in all scratch paper, even if it did not lead to an answer. Report any and all ethics violations to the instructor. Good luck! | | Sign your name on <b>ONE</b> of the two following cases: | | I DID NOT observe any ethical violations during this exam: | | I observed an ethical violation during this exam: | ## First 24% Multiple Choice and True/False (Select the most correct answer) - 1.) (6-points total) For each MOS Capacitor, Circle the correct capacitor bias mode and what corresponding MOSFET Bias mode would result - (A) Capacitor: Accumulation, Depletion, Inversion MOSFET, Cutoff Linear/triode, Saturation (B) Capacitor: Accumulation, Depletion, Inversion MOSFET: Cutoff Linear/triode, Saturation (C) Capacitor: Accumulation, Depletion, Inversion MOSFET: Cutoff, Linear/triode Saturation - 2.) (3-points) True False: Feedback can increase the closed loop bandwidth of an opamp. - 3.) (3-points) True False: When a MOSFET channel is "pinched-off" the transistor is biased into cutoff. - 4.) (3-points (True) False: In the MOSFET transistor to the right, the dashed line represents a depletion region where the drain has a large positive bias relative to the source. 5.) (3-points) True False: A well designed transresistance amplifier should have a very high X input resistance. - 6.) (3-points) True/False: Ideal operational amplifiers have very low input impedance. - 7.) (3-points) True False: MOSFETs are majority carrier devices. 8.) (26-points) The opamps used in the circuit below can be considered ideal except U1 (and only U1) has an open loop gain of only 50 volts/volt Determine the closed loop gain and sketch and label the Bode plot showing the voltage gain in all flat regions and the break frequencies (gain in dB vs Log of Frequency). , Roc = 0.0001 = 1e-4 OPAMP Non-Inverting OPAMP **\ΛΛ**, 1K C5 100n R6 $$\beta = 1 + \frac{R_5 l l \frac{l}{c_5}}{R_6}$$ $$= \left( + \frac{R_5 \frac{1}{c_5}}{R_5 + \frac{1}{c_5}} \left( \frac{c_5}{c_5} \right) \right)$$ $$= \left[ + \frac{R_5}{R_6} \left( \frac{1}{1 + cR_5 s} \right) \right]$$ Aclosed loop = $$\frac{50}{1 + \left[1 + \frac{R_5}{R_6} \left(\frac{1}{1 + CR_5 s}\right)\right] 50}$$ $$=\frac{50(1+R_5(5))}{(1+R_5(5)+50(1+R_5(5))+50(\frac{R_5}{R_6}))}$$ $$= \frac{50(1+R_5(s))}{101+51R_5(s)}$$ $$= \frac{50 \left(1 + R5C_{5}\right) \left(\frac{1}{101}\right)}{\left[1 + \left(\frac{51}{101}\right)R5C_{5}\right]} = \frac{7 \text{ Zero @ 1.59 KHz}}{2}$$ = $$\frac{(50)}{(1+\frac{51}{101}R_5(5))}$$ | Pole @ 3.15 KHz OC: A = 0.495 v/v or -6 dB Extra work can be done here, but clearly indicate with problem you are solving. Pulling all the concepts together for a useful purpose: 8.) (50-points) Given the following circuit, (a) Identify the configuration of <u>BOTH</u> of the two stages (common \_\_\_\_\_). (b) What is the AC voltage gain, V<sub>out</sub>/V<sub>in</sub>? You may assume all capacitors have infinite capacitance. You may assume all inductors have infinite inductance. Additionally consider the circuit to be operated at low frequencies where you can neglect all small signal capacitances. Grading will be based as such: part a=5 points, part b=18 points for DC solution (gate, source and drain voltages along with drain current), 9 points for the conversion to the small signal model and 18 points for small signal analysis. Use the following parameters (note that $V_T$ and $\lambda$ vary with transistor type): | Ma | For NMOS Der<br>K <sub>n</sub> '=20 uA/V <sup>2</sup> | oletion Transisto<br>V <sub>T</sub> = -4.0V | ors:<br>λ=0.0 V <sup>-1</sup> | Length (L)=10 um | Width (W)=10 um | | |----|-------------------------------------------------------|---------------------------------------------|---------------------------------------|------------------|-----------------|--| | M1 | For NMOS Enh<br>K <sub>n</sub> '=30 uA/V <sup>2</sup> | nancement Tran<br>V <sub>T</sub> = +0.75V | sistors: $\lambda=0.1 \text{ V}^{-1}$ | Length (L)=10 um | Width (W)=10 um | | For PMOS Depletion Transistors: $K_p$ '=40 uA/V<sup>2</sup> $V_T$ = +3.0V $\lambda$ =0.0 V<sup>-1</sup> Length (L)=10 um Width (W)=10 um For PMOS Enhancement Transistors: $K_p'=50 \text{ uA/V}^2 \text{ V}_T = -1.75 \text{V} \quad \lambda=0.1 \text{ V}^{-1} \text{ Length (L)}=10 \text{ um} \quad \text{Width (W)}=10 \text{ um}$ Parta) Stage 1 Common Source Stage 2 Common Drain Extra work can be done here, but clearly indicate with problem you are solving. Extra work can be done here, but clearly indicate with problem you are solving. Convert to Small signal Model: $$V_{in} = \frac{1}{\sqrt{2}} \frac{1}{\sqrt{2}}$$ $$N_{55} = N_1'n$$ $N_{0} = -(g_{m_1}N_{55_1})(r_0, ||R_1|)$ $N_{0} = g_{m_2}N_{55_2}R_5 + N_{55_2} = (1 + g_{m_3}R_5)N_{55_2}$ $N_{0n+2} + g_{m_1}N_{55_2}R_5$ $$A_{V} = \left(\frac{N_{55}}{N_{in}}\right) \left(\frac{N_{6}}{N_{65}}\right) \left(\frac{N_{652}}{N_{6}}\right) \left(\frac{N_{64}}{N_{552}}\right)$$ $$= \left(1\right) \left(-g_{m_{1}}(r_{0}||R_{4})\right) \left(\frac{1}{1+g_{m_{2}}R_{5}}\right) \left(g_{m_{1}}R_{5}\right)$$ $$= -\left(9.6e-5\right) \left(426.\overline{6}\,\text{K}||900\text{K}\right) \left(\frac{1}{1+1,489}\right) \left(1.489\right)$$ $$A_{V} = -16.62 \text{ V/V}$$