## **ECE 3040 Microelectronic Circuits**

Exam 3

April 19, 2012

Dr. W. Alan Doolittle

18 a ' A uses

Print your name clearly and largely:

## Solusions

## **Instructions:**

**DO NOT TAKE APART ANY PAGES OF THIS EXAM AND SHOW ALL WORK ON THE PROVIDED PAGES.** Read all the problems carefully and thoroughly before you begin working. You are allowed to use 1 new sheet of notes (1 page front and back), your two note sheets from the previous exams as well as a calculator. There are 100 total points in this exam. Observe the point value of each problem and allocate your time accordingly. SHOW ALL WORK AND CIRCLE YOUR FINAL ANSWER WITH THE PROPER UNITS INDICATED. Write legibly. If I cannot read it, it will be considered a wrong answer. Do all work on the paper provided. Turn in all scratch paper, even if it did not lead to an answer. Report any and all ethics violations to the instructor. Good luck!

Sign your name on **ONE** of the two following cases:

I DID NOT observe any ethical violations during this exam:

I observed an ethical violation during this exam:

## First 30% Multiple Choice and True/False (Select the most correct answer)

- 1.) (3-points total) A n-type MOS Capacitor with a large positive gate voltage and the body grounded would be biased into accumulation.
- 2.) (3-points) True (False) Negative feedback can cause and opamp to oscillate and so is never used in an amplifier.
- 3.) (3-points) True/False: The MOSFET channel length can vary with the DC bias across  $V_{DS}$  and leads a non-flat saturate drain current and to the existence of  $r_0$  in the small signal model.
- 4.) (3-points) True False. In the PMOSFET the body is n-type is it is an enhancement mode mosfet and p-type if it is a depletion mode mosfet.
- 5.) (3-points) True) False: If the source resistance is large, a well-designed voltage amplifier should have a very high input resistance.
- 6.) (3-points) True (False:) Negative feedback can decrease the input resistance of an amplifier.
- 7.) (3-points) True/False: By changing the width from 100 um to 10 um and the length from 10 um to 100 um changes the drain current (everything else the same) by a factor of 100.
- 8.) (3-points) True False) NMOS depletion mode transistors have a positive threshold voltage.
- 9.) (3-points) True False: Dr. Doolittle is very kind for throwing in a free 3 point question.
- 10.)(3-points) True False: The first thing I will buy with my engineering paycheck is a new car.

11.)(20-points) The opamps used in the circuit below can be considered ideal except U1 (and only U1) has an open loop gain of only 100 volts/volt. Determine the closed loop gain.



11.)(20-points) The opamps used in the circuit below can be considered ideal except U1 (and only U1) has an open loop gain of only 100 volts/volt. Determine the closed loop gain.



Pulling all the concepts together for a useful purpose:

<u>10) (50-points)</u> Given the following amplifier circuit, (a) Identify the configuration of the stage (common \_\_\_\_). (b) What is the AC voltage gain,  $v_{out}/v_{in}$ ? You may assume all capacitors have infinite capacitance and all inductors have infinite inductance. Additionally consider the circuit to be operated at low frequencies where you can neglect all small signal capacitances.

Grading will be based as such: part a=5 points, part b=18 points for DC solution (gate, source and drain voltages along with drain currents), 12 points for the conversion to the small signal model and 15 points for small signal analysis. <u>SHOW ALL WORK TO</u> <u>GET CREDIT!!!!!</u>



Use the following parameters (note that K,  $V_T$  and  $\lambda$  vary with transistor type):

| MI  | $\int$ For NMOS Dep<br>$K^{2} = 1 + A \Delta V^{2}$ | pletion Transist        | tors: $2 - 0 + 1 - 1$         | I on oth (I) - 1 um | Width (W)-100 um      |
|-----|-----------------------------------------------------|-------------------------|-------------------------------|---------------------|-----------------------|
|     | $\int K_n = 1 \text{ uA/V}$                         | v <sub>T</sub> =-1.0v   | λ=0.1 v                       | Lengui (L)–1 uni    | which $(w) = 100$ min |
|     | <b>ζ</b> For NMOS Enhancement Transistors:          |                         |                               |                     |                       |
| M12 | $\sum K_n$ '=50 uA/V <sup>2</sup>                   | V <sub>T</sub> =+1.0V   | λ=0.0 V <sup>-1</sup>         | Length (L)=10 um    | Width (W)=100 um      |
|     | For PMOS Depletion Transistors:                     |                         |                               |                     |                       |
|     | $K_{p}'=40 \text{ uA/V}^{2}$                        | V <sub>T</sub> =+3.0V   | λ= <b>0.0</b> V <sup>-1</sup> | Length (L)=10 um    | Width (W)=10 um       |
|     | For PMOS Enhancement Transistors:                   |                         |                               |                     |                       |
|     | $K_{p}$ '=30 uA/V <sup>2</sup>                      | V <sub>T</sub> = -1.75V | λ=0.1 V <sup>-1</sup>         | Length (L)=10 um    | Width (W)=10 um       |

Extra work can be done here, but clearly indicate with problem you are solving.

$$M : I_{OS} = (6.25e - S) = \frac{1}{2} (K_{n}^{-1}) (\frac{1}{2}) (V_{GS} - V_{T})^{2} (1 + \lambda V_{OS})$$

$$= \frac{1}{2} (1_{R-6}) (00) (0 - (-1))^{3} (1 + 0.1 V_{OS})$$

$$V_{GS} = 2.5V$$

$$V_{GS} = 0 V$$

$$I_{DS} = 6.25e - 5 A$$

$$V_{GS} = 0 V_{T-1} : V_{OS} = 2.5V > (V_{GS} - V_{T}) = 0 - 1$$

$$V_{GS} = 0 V_{T} = 0 - 1$$

$$V_{GS} = 0 - 1 V_{SS} = 0 - 1$$

$$V_{GS} = 0 - 1 V_{SS} = 0 - 1$$

$$V_{GS} = 0 - 1 V_{SS} = 0 - 1 V_{SS} = 0 - 1$$

$$V_{GS} = 0 - 1 V_{SS} = 0 - 1 V$$

Extra work can be done here, but clearly indicate with problem you are solving.

$$g_{m_{1}} = \frac{\Gamma_{o}}{\frac{V_{es}-V_{1}}{2}} = 1_{35,u} \frac{1}{4} / \frac{1}{5} \int \frac{1}{5} \int \frac{1}{2} \frac{1}{5} \int \frac{1}{2} \frac{1}{5} \int \frac{1}{2} \frac{1}{5} \int \frac{1}{5}$$